Educational guide 2013_14
Escola de Enxeñaría de Telecomunicación
Grao en Enxeñaría de Tecnoloxías de Telecomunicación
 Subjects
  Deseño e síntese de sistemas dixitais
   Methodologies
Methodologies   ::  Teaching methodology guide
  Description
Master Session Conventional lectures.
Integrated methodologies Problem based learning (PBL): Problem solving. Design of non- synthesisable models and synthesisable circuits in VHDL. To solve them, the student has to previously develop certain outcomes.
Laboratory practises VHDL design of digital circuits and circuit implementation in FPGAs.
Integrated methodologies Project based learning. The students must design a digital system in VHDL to solve a problem. In order to that, the students must plan, design and implement the necessary steps.

The project development will be implemented in laboratory hours (type B).
Besides, in type C hours there will be discussions and one-to-one interaction with the teacher.
Activities to develop in the groups C:
Analysis and debate about the project approach and different alternatives.
Analysis and follow-up of the proposed solution.
Design implementation. Analysis and debate of results.
Oral presentations of the project results.
Presentations / exhibitions Presentations/exhibitions: Exhibition of the results of the project developed.
Introductory activities Introduction to the subject key topics both theoretical and practical.
Universidade de Vigo            | Reitoría | Campus Universitario | C.P. 36.310 Vigo (Pontevedra) | Spain | Tlf: +34 986 812 000